Skip to content

VHDL implementations of half-adders, full-adders, and a 4-bit adder for digital circuit design

Notifications You must be signed in to change notification settings

joeymaillette04/VHDL

Folders and files

NameName
Last commit message
Last commit date

Latest commit

 

History

4 Commits
 
 
 
 
 
 
 
 

Repository files navigation

Combinational Logic in VHDL

Built By: Joey Maillette

Description

As an engineer with a keen interest in digital systems and logic design, the purpose of this project is to successfully implement combinational logic circuits in VHDL. The primary focus is on the design and simulation of fundamental arithmetic logic units, including a half adder, full adder, and a 4-bit adder.

Approach

Rather than solely relying on traditional digital design methodologies, this project utilizes VHDL, a powerful hardware description language, to define the behavior of the mentioned digital circuits. The designs are then synthesized and simulated to verify their correctness and performance.

Built With

The design, simulation, and verification of these circuits are facilitated using:

  • VHDL
  • EDA Playground
  • GHDL 0.37 / EPWave

About

VHDL implementations of half-adders, full-adders, and a 4-bit adder for digital circuit design

Topics

Resources

Stars

Watchers

Forks

Releases

No releases published

Packages

No packages published

Languages