Skip to content
New issue

Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.

By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.

Already on GitHub? Sign in to your account

coremark/dhrystone testing can't get 4.9 CM/MHz with rtl simulation or in FPGA #120

Open
chithize opened this issue Oct 26, 2023 · 0 comments

Comments

@chithize
Copy link

HI ,

I tried test cmark, dhrystone testing with latest VeeR EH1, for ICCM, high_perf target, no way can get 4.9 claimed by WD before.
any special compiler or rtl source config needed?

Sign up for free to join this conversation on GitHub. Already have an account? Sign in to comment
Labels
None yet
Projects
None yet
Development

No branches or pull requests

1 participant