RISC-V
Unlike most other ISA designs, the RISC-V ISA is provided under open source licenses that do not require fees to use. A number of companies are offering or have announced RISC-V hardware, open source operating systems with RISC-V support are available and the instruction set is supported in several popular software toolchains.
Notable features of the RISC-V ISA include a load–store architecture, bit patterns to simplify the multiplexers in a CPU, IEEE 754 floating-point, a design that is architecturally neutral, and placing most-significant bits at a fixed location to speed sign extension. The instruction set is designed for a wide range of uses. The base instruction set has a fixed length of 32-bit naturally aligned instructions, and the ISA supports variable length extensions where each instruction could be an any number of 16-bit parcels in length. Subsets support small embedded systems, personal computers, supercomputers with vector processors, and warehouse-scale 19 inch rack-mounted parallel computers.
Here are 846 public repositories matching this topic...
hello world in bare-metal rust / risc-v.
-
Updated
Aug 26, 2023 - Rust
Flight software to control a future quadcopter using a Hifive1.
-
Updated
Jun 15, 2017 - C
Zig wrapper around the RISC-V SBI specification
-
Updated
May 27, 2023 - Zig
Aleph is a single cycle processor that carries out one instruction in a single clock cycle
-
Updated
Aug 8, 2023 - Scala